- RS Stock No.:
- 216-6228P
- Mfr. Part No.:
- 8S89833AKILF
- Brand:
- Renesas Electronics
Discontinued product
- RS Stock No.:
- 216-6228P
- Mfr. Part No.:
- 8S89833AKILF
- Brand:
- Renesas Electronics
Technical Reference
Legislation and Compliance
Product Details
The Renesas Electronics 8S89833 is a high speed 1-to-4 Differential-to-LVDS Fanout Buffer with Internal Termination. The 8S89833 is optimized for high speed and very low output skew, making it suitable for use in demanding applications such as SONET, 1 Gigabit and 10 Gigabit Ethernet, and Fibre Channel. The internally terminated differential input and VREF_AC pin allow other differential signal families such as LVPECL, LVDS, and CML to be easily interfaced to the input with minimal use of external components.
Four differential LVDS outputs
IN, nIN input pair can accept the following differential input levels:
LVPECL, LVDS, CML
Output frequency: 2GHz
Cycle-to-cycle jitter, RMS: 3.5ps (maximum)
Additive phase jitter, RMS: 0.03ps (typical)
Output skew: 30ps (maximum)
Part-to-part skew: 200ps (maximum)
Propagation Delay: 600ps (maximum)
IN, nIN input pair can accept the following differential input levels:
LVPECL, LVDS, CML
Output frequency: 2GHz
Cycle-to-cycle jitter, RMS: 3.5ps (maximum)
Additive phase jitter, RMS: 0.03ps (typical)
Output skew: 30ps (maximum)
Part-to-part skew: 200ps (maximum)
Propagation Delay: 600ps (maximum)
Specifications
Attribute | Value |
---|---|
Logic Family | LVDS |
Logic Function | Clock Buffer |
Input Signal Type | LVDS |
Number of Clock Inputs | 4 |
Package Type | VFQFN |
Pin Count | 16 |