Renesas Electronics 9DB102BGLF Clock Buffer 20-Pin TSSOP
- RS Stock No.:
- 254-4987
- Mfr. Part No.:
- 9DB102BGLF
- Brand:
- Renesas Electronics
Bulk discount available
Subtotal (1 pack of 2 units)*
Kr.155 93
(exc. VAT)
Kr.194 912
(inc. VAT)
FREE delivery for online orders over 500,00 kr
In Stock
- Plus 222 unit(s) shipping from 29. desember 2025
Need more? Click ‘Check delivery dates’ to find extra stock and lead times.
Units | Per unit | Per Pack* |
|---|---|---|
| 2 - 8 | Kr. 77,965 | Kr. 155,93 |
| 10 - 18 | Kr. 70,07 | Kr. 140,14 |
| 20 - 24 | Kr. 68,695 | Kr. 137,39 |
| 26 - 72 | Kr. 66,465 | Kr. 132,93 |
| 74 + | Kr. 57,66 | Kr. 115,32 |
*price indicative
- RS Stock No.:
- 254-4987
- Mfr. Part No.:
- 9DB102BGLF
- Brand:
- Renesas Electronics
Specifications
Technical Reference
Legislation and Compliance
Product Details
Find similar products by selecting one or more attributes.
Select all | Attribute | Value |
|---|---|---|
| Brand | Renesas Electronics | |
| Maximum Supply Current | 100 mA | |
| Maximum Input Frequency | 101MHz | |
| Mounting Type | Surface Mount | |
| Package Type | TSSOP | |
| Pin Count | 20 | |
| Select all | ||
|---|---|---|
Brand Renesas Electronics | ||
Maximum Supply Current 100 mA | ||
Maximum Input Frequency 101MHz | ||
Mounting Type Surface Mount | ||
Package Type TSSOP | ||
Pin Count 20 | ||
The Renesas Electronics zero-delay buffer supports PCI express clocking requirements. it is driven by a differential SRC output pair from an ICS CK410/CK505-compliant main clock. It attenuates jitter on the input clock and has a selectable PLL band width to maximize performance in systems with or without spread-spectrum clocking.
CLKREQ pin for outputs 1 and 4/output enable for express card applications
PLL or bypass mode/PLL can dejitter incoming clock
Selectable PLL bandwidth/minimizes jitter peaking in downstream PLLs
Spread spectrum compatible/tracks spreading input clock for low EMI
SMBus interface/unused outputs can be disabled
Industrial temperature range available
PLL or bypass mode/PLL can dejitter incoming clock
Selectable PLL bandwidth/minimizes jitter peaking in downstream PLLs
Spread spectrum compatible/tracks spreading input clock for low EMI
SMBus interface/unused outputs can be disabled
Industrial temperature range available
Related links
- Renesas Electronics 9DB102BGLF Clock Buffer 20-Pin TSSOP
- Renesas Electronics 9DBL411BGILF Clock Buffer 20-Pin TSSOP
- Renesas Electronics 9DB102BGLFT PLL Clock Buffer 20-Pin 20-pin TSSOP
- Renesas Electronics 9DBL411BGLFT Clock Buffer 20-Pin TSSOP
- Renesas Electronics 9DB233AGILF Clock Buffer 20-Pin TSSOP
- Renesas Electronics 9DBL411BGLF Clock Buffer 20-Pin TSSOP
- Renesas Electronics 5PB1110PGGI Clock Buffer 20-Pin TSSOP
- Renesas Electronics 853S014AGILF Buffer 20-Pin TSSOP
